## Joshua Clapp

Instead of recreating the whole lab using transistor level, I modified the symbols with the shown transistors and resimulated. This LAYOUT not schematic best showed the actual work I did since the shows nmos and pmos paths, not the recalculated values.

## Layout:



Critical path is: xor0 -> nand0 -> nand1 -> nand1 -> nand2 -> nand2 -> xor3

#### Critical path:

adder0 = (4 \* 4/3 \* 4/3) path xor -> nand -> nand

adder1 = (4/3 \* 4/3) path nand -> nand

adder2 = (4/3 \* 4/3) path nand -> nand

adder3 = (4) path xor

### Unused Brach paths:

adder0 = (4) path xor

adder1 = (4) path xor

adder2 = (4) path xor

adder3 = (4/3) path nand

G (Logical Effort Path) = 89.898

H (Electrical Effort Path) = 30 fF / 9.85 fF = 3.05 B (Branching Effort Path) = 85.333 F (Logical \* Electrical \* Branching) = 23364.35 N = 8 f(hat) = (GBH)^(1/N) = 3.52

## Delays:

| Case       | Pins  | Non Optimized | Optimzed | Improvement |
|------------|-------|---------------|----------|-------------|
| A=0000     | Sum 0 | 6600          | 921      | 12.24571201 |
| B=1111     | Sum 1 | 9451          | 970      | 9.308127819 |
| Carry In=1 | Sum 2 | 1021          | 1062     | 50.98415747 |
|            | Sum 3 | 1061          | 1074     | 50.30444965 |
|            | Carry | 985           | 981      | 49.8982706  |
| A=1010     | Sum 0 | 662           | 921      | 58.18066961 |
| B=0101     | Sum 1 | 1112          | 1065     | 48.92053284 |
| Carry In=0 | Sum 2 | 1025          | 1002     | 49.4326591  |
|            | Sum 3 | 1023          | 1000     | 49.43153732 |
|            | Carry | 985           | 993      | 50.20222447 |
| A=1010     | Sum 0 | 663           | 921      | 58.14393939 |
| B=0101     | Sum 1 | 945           | 982      | 50.96004152 |
| Carry In=1 | Sum 2 | 1025          | 1014     | 49.73025993 |
|            | Sum 3 | 1063          | 1032     | 49.2601432  |
|            | Carry | 1258          | 1086     | 46.33105802 |
| A=1100     | Sum 0 | 702           | 923      | 56.8        |
| B=1000     | Sum 1 | 709           | 952      | 57.31487056 |
| Carry In=0 | Sum 2 | 1036          | 1052     | 50.38314176 |
|            | Sum 3 | 750           | 931      | 55.38370018 |
| _          | Carry | 1584          | 1071     | 40.33898305 |

Power consumptions:

| Case                              | Non-optimize<br>d (uW) | Optimized<br>(uW) | Improvement |
|-----------------------------------|------------------------|-------------------|-------------|
| A=0000,<br>B=1111, Carry<br>In= 1 | -330.8                 | -87.6             | 20.93690249 |
| A=1010,B=<br>0101, Carry<br>In= 0 | -472                   | -86.2             | 15.44249373 |
| A=1010,<br>B=0101,<br>Carry In=1  | -330.8                 | -86.47            | 20.7227934  |
| A=1100,<br>B=1000,<br>Carry In=0  | -457.625               | -88.9             | 16.2664105  |

## Area:

| Non-optimized (u^2 m^2) | Optimized (u^2 m^2) |
|-------------------------|---------------------|
| 8800000                 | 17440000            |

# **Proof**

Case 1 screenshot



Case 2 screen shot



Case 3 screenshot



### Case 4 screenshot



## Xor



## Nand



Inverter



Schematic whole

MODIFIED NAND, INVERTER, AND XOR TRANSISTOR GATES TO BUILD GET PLOTS RATHER THAN REBUILD TRANSISTOR LEVEL GATES



